FEC RS (544,514) core is compliant with standard CPRI 7.0 Specification and IEEE Standard 802.3.2018 Ethernet specification. Through its compatibility, it provides a simple interface to a wide range of low-cost devices. FEC RS (544,514) IIP is proven in FPGA environment.

FEC RS (544,514) IIP IIP is supported natively in Verilog and VHDL

Note: Only mails from offical mail ID will be processed

Request Datasheet Request Evaluation
  • Compliant with CPRI Specification V7.0 and IEEE 802.3.2018 Ethernet specification.
  • Supports full FEC functionality.
  • Supports Reed Solomon (544,514) FEC, 10-bit symbols.
  • Supports the parity generation of 300 bits.
  • Supports the bit locker mechanism.
  • Supports the Syndrome calculation.
  • Supports the Berlekamp's algorithm.
  • Supports the Chien search for error position.
  • Supports the Error correction.
  • Supports up to 10 bits of error correction in sample.
  • Supports the pipelined mechanism for the error correction.
    • Single site license option is provided to companies designing in a single site.
    • Multi sites license option is provided to companies designing in multiple sites.
    • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
    • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
    • The FEC RS (544,514) interface is available in Source and netlist products.
    • The Source product is delivered in plain text verilog.If needed VHDL,SystemC code can also be provided.
    • Easy to use Verilog Test Environment with Verilog Testcases
    • Lint, CDC, Synthesis, Simulation Scripts with waiver files
    • IP-XACT RDL generated address map
    • Firmware code and Linux driver package
    • Documentation contains User's Guide and Release notes.