H264 Decoder core is compliant with standard ISO/IEC 14496-10/ITU-T H.264 specification. Through its compatibility, it provides a simple interface to a wide range of low-cost devices.H264 Decoder is proven in FPGA environment. The host interface of the H264 can be simple interface or can be AHB, AHB-Lite, APB, AXI, AXI-Lite, Tilelink, OCP, VCI, Avalon, PLB, Wishbone or custom buses.

H264 DECODER IIP IIP is supported natively in Verilog and VHDL

Note: Only mails from offical mail ID will be processed

Request Datasheet Request Evaluation
  • Supports ISO/IEC 14496-10/ITU-T H.264 specification.
  • Supports full H.264/AVC decoder functionality.
  • Supports video resolution up to 3840x2160@60fps.
  • Supports all type of prediction methods.
    • Inter prediction
    • Intra prediction
  • Supports profile level up to 6.2.
  • Supports precision 8 bits and 10 bits.
  • Supports all Chroma type 4:4:4, 4:2:2 and 4:2:0.
  • Supports both VBR and CBR.
  • Fully synthesizable
  • Static synchronous design
  • Positive edge clocking and no internal tri-states
  • Scan test ready
  • Simple interface allows easy connection to microprocessor/microcontroller devices
    • Single site license option is provided to companies designing in a single site.
    • Multi sites license option is provided to companies designing in multiple sites.
    • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
    • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
    • The H264 Decoder interface is available in Source and netlist products.
    • The Source product is delivered in plain text verilog. If needed VHDL,SystemC code can also be provided.
    • Easy to use Verilog Test Environment with Verilog Testcases
    • Lint, CDC, Synthesis, Simulation Scripts with waiver files
    • IP-XACT RDL generated address map
    • Firmware code and Linux driver package
    • Documentation contains User's Guide and Release notes.