LIN interface provides full support for the LIN synchronous serial interface, compatible with LIN 2.2A specification. Through its LIN compatibility, it provides a simple interface to a wide range of low-cost devices. LIN IIP is proven in FPGA environment. The host interface of the LIN can be simple interface or can be AMBA APB, AMBA AHB, AMBA AXI, VCI, OCP, Avalon, PLB, Tilelink, Wishbone or Custom protocol.

LIN Controller IIP IIP is supported natively in Verilog and VHDL

Note: Only mails from offical mail ID will be processed

Request Datasheet Request Evaluation
  • Compliant with 2.2A LIN Specification
  • Full LIN transmit and receive functionality
  • Supports configurable master or slave functionality
  • Supports all frame types
    • Unconditional frames
    • Event-triggered frames
    • Sporadic frames
    • Diagnostic frames
  • Supports programmable data rate between 1 kbps and 20 kbps
  • Supports programmable clock frequency up to 10 MHz
  • Supports 8-bit host controller interface
  • Supports cluster wake up and go to sleep command
  • Supports LIN status management
  • Self-synchronization in slave nodes without quartz or ceramic resonators
  • Low cost single-wire implementation
  • Fully synthesizable
  • Static synchronous design
  • Positive edge clocking and no internal tri-states
  • Scan test ready
  • Simple interface allows easy connection to Microprocessor/Microcontroller devices
    • Single Site license option is provided to companies designing in a single site.
    • Multi Sites license option is provided to companies designing in multiple sites.
    • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
    • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
    • The LIN interface is available in Source and netlist products.
    • The Source product is delivered in verilog. If needed VHDL, SystemC code can also be provided.
    • Easy to use Verilog Test Environment with Verilog Testcases.
    • Lint, CDC, Synthesis, Simulation Scripts with waiver files.
    • IP-XACT RDL generated address map.
    • Firmware code and Linux driver package.
    • Documentation contains User's Guide and Release notes.