MIPI CSI-2 Transmitter interface provides full support for the two-wire MIPI CSI2 serial interface, compatible with MIPI CSI-2 Specification version 2.1. It is typically residing in a camera module and provides communication to MIPI CSI-2 receiver in an image application processor over the serial PHY link. MIPI CSI-2 Transmitter IIP is fully configurable and proven in FPGA environment. The host interface of the MIPI CSI-2 can be simple interface or can be AMBA APB, AMBA AHB, AMBA AHB-Lite, AMBA AXI, AMBA AXI-Lite, VCI, OCP, Avalon, PLB, Tilelink, Wishbone or Custom protocol.

MIPI CSI-2 Transmitter IIP IIP is supported natively in Verilog and VHDL

Note: Only mails from offical mail ID will be processed

Request Datasheet Request Evaluation
  • Compliant with MIPI CSI-2 Specification v1.0, v1.1, v1.3, v2.0,v2.1
  • Compliant with D - PHY Specification v1.1,v1.2,v2.0,v2.1
  • Compliant with C - PHY Specification v0.7,v1.2,v2.0
  • Full MIPI CSI-2 TRANSMITTER functionality where either D - PHY / C - PHY can be used
  • Supports Multi lane distribution and also lanes can be configured up to 4 lanes for C - PHY and 8 lanes for D - PHY
  • Supports Data rate up to 4.5 Gbps per data lane of D – PHY. 36 Gbps in 8 Lanes
  • Supports Data rate up to 3 Gsps per trio using C – PHY. 17 Gbps in 3 Trios
  • Supports up to 4 Virtual channels
  • Supports continuous and non-continuous clock modes
  • Supports PPI Interface to connect to C - PHY / D - PHY
  • Supports Short and Long packets
  • Supports Frame and Line Synchronization Packets (Short Packets)
  • Supports Data Scrambling in Lanes.
  • Supports High Speed and Escape Mode (LPDT and ULPS) Transmission.
  • Supports various methods to interleave the transmission of different image data formats
    • Data type
    • Virtual channel
  • Supports Image applications with varying Pixel formats
    • RAW Data Type - RAW6, RAW7, RAW8, RAW10, RAW12, RAW14, RAW16, RAW20, RAW24
    • RGB Data Type - RGB444, RGB555, RGB565, RGB888, RGB 666
    • YUV Data Type - YUV422-8bit, YUV422-10bit, YUV420-8bit, YUV420-10bit, Legacy YUV420-8bit
    • User Defined data type – 8-bit
    • Generic 8-bit long packets (Null, Blanking, Embedded data)
  • Multiple video formats with up to four pixels per pixel clock
  • Supports Video Stream Interface at Pixel Level
  • Interrupt support for indicating internal status/error information.
  • Supports ALPS (Alternate Low Power State) in C- PHY mode.
  • Supports Latency Reduction and Transport Efficiency (LRTE)
  • Fully synthesizable
  • Static synchronous design
  • Positive edge clocking and no internal tri-states
  • Scan test ready
  • Simple interface allows easy connection to microprocessor/microcontroller devices
    • Single Site license option is provided to companies designing in a single site.
    • Multi Sites license option is provided to companies designing in multiple sites.
    • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
    • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
    • The MIPI CSI-2 Transmitter interface is available in Source and netlist products
    • The Source product is delivered in verilog. If needed VHDL, SystemC code can also be provided.
    • Easy to use Verilog Test Environment with Verilog Testcases
    • Lint, CDC, Synthesis, Simulation Scripts with waiver files
    • IP-XACT RDL generated address map
    • Firmware code and Linux driver package
    • Documentation contains User's Guide and Release notes.